Artificial Intelligence | News | Insights | AiThority
[bsfp-cryptocurrency style=”widget-18″ align=”marquee” columns=”6″ coins=”selected” coins-count=”6″ coins-selected=”BTC,ETH,XRP,LTC,EOS,ADA,XLM,NEO,LTC,EOS,XEM,DASH,USDT,BNB,QTUM,XVG,ONT,ZEC,STEEM” currency=”USD” title=”Cryptocurrency Widget” show_title=”0″ icon=”” scheme=”light” bs-show-desktop=”1″ bs-show-tablet=”1″ bs-show-phone=”1″ custom-css-class=”” custom-id=”” css=”.vc_custom_1523079266073{margin-bottom: 0px !important;padding-top: 0px !important;padding-bottom: 0px !important;}”]

Sondrel Selects Synopsys Fusion Design and Verification Platforms

Sondrel Accelerates SoC Design and Packaging with Synopsys Solutions

Synopsys, Inc. announced Sondrel has adopted the Synopsys Fusion Design and Verification Continuum platforms to accelerate the design and verification of large, complex system-on-chip (SoC) designs for automotive, AI, machine learning, IoT, consumer AR/VR gaming, and security applications. Sondrel plans to use solutions from Synopsys’ design and verification platforms to create power-efficient designs for their customers.

As Sondrel expands its capabilities to transform designs into tested, volume-packaged silicon, Synopsys was chosen based on several critical benchmarks to replace its legacy design systems. Synopsys’ track-record of power-efficient designs and power, performance and area metrics drove Sondrel’s decision to adopt the industry-leading design and verification technologies enabling power-efficient SoC designs with the best quality-of-results (QoR) and time-to-results.

Recommended AI News: K12 SIX Joins the Ransomware Task Force to Protect Schools from Cyber Attacks

“Customers come to Sondrel for solutions that push the boundaries,” said Graham Curren, Sondrel’s CEO and Founder. “Every year, SoCs become larger and more complex. Our reputation is built on delivering these leading-edge designs on time and on budget. And, to do that, we need the best-in-class tools such as the Synopsys comprehensive digital and verification full-flow solutions. We have collaborated closely with Synopsys for many years and they are a trusted partner who always goes the extra mile to help us exceed our customers’ expectation.”

Sondrel plans to use Synopsys’ design and verification platform solutions to enable the creation of some of the most complex and power-efficient architectures for their customers. Sondrel’s focus on the design of large digital multi-core complex fabrics stems from decades of extensive expertise configuring leading processor architectures and targeting advanced process nodes from leading foundries.

“Through our collaboration, Sondrel’s customers can leverage Synopsys’ industry-leading platform solutions to design and verify complex, power-efficient SoCs for various markets,” said Sanjay Bali, vice president of product marketing at Synopsys. “Sondrel can confidently achieve product differentiation and the highest level of productivity utilizing Synopsys comprehensive design and verification solutions for its designs.”

Related Posts
1 of 40,444

The Synopsys Fusion Design Platform solutions and features include:

  • Fusion Compiler RTL-to-GDSII implementation system
  • IC Compiler II place-and-route solution with machine-learning technologies
  • Design Compiler NXT leading synthesis solution for advanced nodes
  • IC Validator physical signoff delivering cloud-optimized physical signoff including DRC, LVS, PERC and Fill
  • PrimeTime golden timing signoff solution
  • PrimePower for RTL to signoff power analysis
  • StarRC golden signoff parasitic extraction solution
  • TestMAX DFT provides comprehensive advanced design-for-test solution across a range of complexities
  • Formality equivalence checking for rapidly growing chip functionality and best verifiable QoR

The industry-leading verification software solutions from the Verification Continuum platform enable Sondrel to perform scalable SoC verification, including:

  • Platform Architect Ultra for early SoC architecture analysis and optimization
  • VCS simulation with native low power simulation for mixed language RTL and gate level with the smallest memory footprint
  • Industry de facto standard Verdi advanced debug solution
  • Verification IP for emerging titles
  • VC SpyGlass for RTL signoff and VC LP for static low power signoff

Recommended AI News: StackPulse Exits Stealth with $28 Million to Transform IT Service Management

1 Comment
  1. Copper scrap processing plant says

    Industrial copper waste Copper rod recycling Metal recycling education
    Copper cable shredder, Metal scraps reclamation center, Copper scrap industry best practices

Leave A Reply

Your email address will not be published.