Artificial Intelligence | News | Insights | AiThority
[bsfp-cryptocurrency style=”widget-18″ align=”marquee” columns=”6″ coins=”selected” coins-count=”6″ coins-selected=”BTC,ETH,XRP,LTC,EOS,ADA,XLM,NEO,LTC,EOS,XEM,DASH,USDT,BNB,QTUM,XVG,ONT,ZEC,STEEM” currency=”USD” title=”Cryptocurrency Widget” show_title=”0″ icon=”” scheme=”light” bs-show-desktop=”1″ bs-show-tablet=”1″ bs-show-phone=”1″ custom-css-class=”” custom-id=”” css=”.vc_custom_1523079266073{margin-bottom: 0px !important;padding-top: 0px !important;padding-bottom: 0px !important;}”]

Credo Launches Comprehensive Family of 112G PAM4 SerDes IP for TSMC N5 and N4 Process Technologies

Credo Technology Group Holding Ltd introduced its 112G PAM4 SerDes Intellectual Property (IP) family on TSMC’s industry-leading N5 and N4 process technologies. The comprehensive family supports a wide range of demands including long reach plus (LR+), long reach (LR), medium reach (MR), extreme short reach plus (XSR+), and extreme short reach (XSR), – required by applications including compute, switching, AI, machine learning, security, and optical deployments.

Latest Aithority Insights: to Attend The Character of AI – A Technology Ethics Conference (Virtual)

“We look forward to working closely with Credo to address the design challenges for rapid advancement of applications in compute, switching, AI, and machine learning.”

Jim Bartenslager, Associate Vice President of Business Development for IP Products commented, “Credo’s advanced mixed signal and DSP 112G PAM4 SerDes architectures were developed and proven on the TSMC 12nm process technology for Credo’s complete family of connectivity solutions for both copper and optical applications. We have ported our unique, purpose-built SerDes technology to the TSMC N5 and N4 processes to allow our partners and customers to seamlessly integrate our industry leading 112G PAM4 IP into larger scale monolithic and multi-chip-module ASICs.”

Top Artificial Intelligence InsightsCould Instances of NLP Bias Derail AI?

Related Posts
1 of 30,748

“Our latest collaboration with Credo makes it easy for customers to benefit from the significant power and performance improvements of TSMC’s advanced N5 and N4 processes,” said Dan Kochpatcharin, Director of the Design Infrastructure Management Division at TSMC. “We look forward to working closely with Credo to address the design challenges for rapid advancement of applications in compute, switching, AI, and machine learning.”

The company’s unique software programmable innovations allow architects to optimize power and performance on a lane-by-lane basis, unleashing new levels of system level performance. These new 112G PAM4 SerDes IP were designed to meet the ever-growing data needs of high-speed, data-intensive applications and early access design customers can engage immediately by contacting the Credo sales team. Production, silicon validation, design kit of these 112G SerDes for multiple TSMC processes from N16 to N4 are available on TSMC-Online.

Credo’s SerDes technology enables silicon solution providers and OEMs to manufacture custom chip solutions which address new market opportunities, while delivering on critical performance and low-power system level requirements. All Credo IP solutions are supported with evaluation boards, simulation models, characterization reports, reliability reports, design libraries and a complete set of supporting documentation.

AI ML in Marketing: AI and Big Data Analysis Used to Find Brands’ Emotional Connection

[To share your insights with us, please write to]

Comments are closed.